# IRIS LABS ASSIGNMENT ANSWERS

-HARSHAK SACHDEVA 21133230

Ans 1: Truth Table:

| Α | В | С | D | х | Υ |
|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 | 0 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 1 | 0 | 1 |
| 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 1 |
| 1 | 1 | 0 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 |

Solving using K Map method yields the following expressions for X and Y:

X = A'BCD' + ABC'D'

Y = A'B'C + A'CD + BC'D + B'CD



#### Ans2:

- Sequential circuits consists of a combinational circuit to which memory elements are connected to form a feedback path.
- The memory elements are devices capable of storing binary information within them.
- The binary information stored in the memory elements at any given time defines the "state of the sequential circuit".
- The sequential circuit receives binary information from external inputs, these inputs together with present state of memory elements, determine the binary value at output terminals.
- There are mainly 2 types of sequential circuits.
- Synchronous sequential ciruit: It is a system whose behaviour can be defined from knowledge of its signals at discrete instants of time.
- Behaviour of asynchronous sequential circuits depends upon the order in which its input signals change & can be affected at any instant of time.
- The memory elements commonly used in asynchronous sequential circuits are time delay devices. The time delay is due to finite time taken for the signal to propagate through a device.



The memory elements used in clocked sequential circuits are called "flip-flops". These circuits are binary cells capable of storing 1 bit of information.

- In combination circuits, output is only dependent on present input, whereas, in sequential circuit, output depends on present input as well as previous output.
- Eg: Adder is a combination circuit, whereas counter is a sequential circuit as counter adds 1 to previous output.

Ans 3: In digital electronics, flip flop is a circuit that can be used to store binary data. The stored data can be changed by applying varying input. Flip flops and latches are fundamental building blocks of digital electronics systems used in computers, communications etc.

Flip flops are basically storage element in sequential logic. They differ from latches by being edge triggered in contrast to latches which are level-triggered.

Flip flops are categorised into: SRFF, JKFF, T flip flop, D flip flop.

#### SRFF:



(a) Logic diagram

| Q | S | R | Q(t+1)        |
|---|---|---|---------------|
| 0 | 0 | 0 | 0             |
| 0 | 0 | 1 | 0             |
| 0 | 1 | 0 | 1             |
| 0 | 1 | 1 | Indeterminate |
| 1 | 0 | 0 | 1             |
| 1 | 0 | 1 | 0             |
| 1 | 1 | 0 | 1             |
| 1 | 1 | 1 | Indeterminate |

(b) Characteristic table



(c) Characteristic equation



(d) Graphic symbol

## D FF:



(a) Logic diagram

| Q | D | Q(t+1)      |
|---|---|-------------|
| 0 | 0 | 0<br>1<br>0 |
| 0 | 1 | 1           |
| 1 | 0 | 0           |
| 1 | 1 | 1-2-2       |





- (b) Characteristic table (c) Characteristic equation (d) Graphic symbol

# JKFF:



(a) Logic diagram

| Q | J | K | Q(t+1) |
|---|---|---|--------|
| 0 | 0 | 0 | 0      |
| 0 | 0 | 1 | 0      |
| 0 | 1 | 0 | 1      |
| 0 | 1 | 1 | 1      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 0      |
| 1 | 1 | 0 | 1      |
| 1 | 1 | 1 | 0      |



(c) Characteristic equation

# T FF(toggle FF):



(a) Logic diagram

| Q | T | Q(t+1) |
|---|---|--------|
| U | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 1      |
| 1 | 1 | 0      |



$$Q(t+1) = TQ' + T'Q$$
  
(c) Characteristic equation

### **OPTIONAL QUESTION 3 Ans:**



Ans 4:



A 2 bit up-down counter usually has 2 main inputs, the clock & the counter mode. Depending on the customization of the counter, the mode bit can use different bit guides. In this case, if the mode bit is high, then the counter counts up from zero(or last value in memory)to 3 & starts again from 0. If the mode bit is zero, then the counter counts down from 3 to 0 & starts again from 1. The values are 0 & 3because the counter is for 2 bits & the value is the output.

Ans. 5: Procedural assignments in verilog are broadly classified into 2 types:

- (a) Blocking
- (b) Non-blocking

The left hand side of a procedural assignment can be either:

- (a) A register type variable(reg, integer, real or time)
- (b) A bit select of these variables(e.g.: sum[15])
- (c) A part select of these variables(e.g.: IR[31:26])

Procedural assignment statements can only appear within procedural blocks("initial" or "always") and these statements can be used to change the value of variable. The value that we assign to a variable remains unchanged until you assign some other value to that variable again.

Blocking assignments are recommended style for modelling combinational logics whereas, non-blocking assignments are recommended for modelling sequential logic.

A good example can be of swapping values fo two variables a & b.

## Code for swapping 2 numbers:



#### **Output:**



As we can see, after #1(1 nanosecond), both values A and B are assigned value of 2.(swapping not done).

Using non blocking assignment statements:

```
always @(posedge clk)
a <= E;
always @(posedge clk)
b <= a;
```

- Here, the values are correctly swapped.
- All RHS variables are read first, & assigned to LHS variables at the positive clock edge.

Ans. 6: The output of a FSM depends on state variable and the input. FSM is a digital system in which there is only finite number of states.



FSM is categorised into 2 types: Moore machine, Mealy machine.



State diagram is a pictorial representation of present state, input, next state & output of a sequential circuit.

As design process must consider the problem of minimizing the cost of final circuit. The 2 most obvious cost reductions are reductions in number of FF and the number of gates.

Since m FFs produce 2<sup>m</sup> states, a reduction in the number of states may or may not result in reduction in number of FFs. Therefore, we must proceed to reduce the redundant states(if any). So for that, we need state tables.



State table

| Present state | Nent<br>K=0 | skete,01,p | (apparent) = 23 > 6                                   |
|---------------|-------------|------------|-------------------------------------------------------|
| 6             | 6,0         | d,1) f,1   | = a & c ourse redundant<br>:. c can be replaced by a. |
| d             | e, o        | 01,1).     | -similarly, b & e are redundant.                      |
| 5             | e, 0        | f,1        |                                                       |

| > | PS     | S NS, 619 |      | mo of FF             |
|---|--------|-----------|------|----------------------|
|   | _      | X=0,      | X=1  | required = $a^2 = 4$ |
|   | a      | 8,0       | dil  | =                    |
|   | 6      | 5,0       | £. 1 |                      |
|   | d<br>C | 6,0       | 6,1  |                      |
|   | 7      | (f, 0     | 9,0  |                      |

→ 10 11 a 0/0

(F) 11 (B) 0/0

(A) 0/0

(A) 0/0

(A) 0/0

Mealy machines have fewer states & are faster because the state is dependent on the input. Thus, the state can change asynchronously & for hardware implementation too, mealy machine requires less hardware in their circuits, thus in my opinion, mealy machines are generally preferred over moore machine. of 3 samples



Let so be the skt with no zeroes, si - state with one o.

So - state with two D, So - state with three tence.

If input of so is 1, olp = 0 as a state with three tence.

But if ilp to So is 1, then so shell have Brenchs

(nequired (take), smilarly, if si has input = 0,

Output shall have two reroes. (nequired state). i of =1

(Verilag code is affached in the githul repo)

#### **CODE SCREENSHOT:**



#### **Output:**



Ans 7: RTL(Register-Transfer-Level) Design method:

 Input is read from register & output gets written to registers & registers are global clock driven.



<u>Implication of RTL specifications:</u> Operations performed in each clock cycle is clear.

- How many clock cycles required?
- How many hardware resources required?
- What is worst case latency?
- Separation of data path & control path

### **Clock period discussion:**

- 1. Find the worst case critical path & decide the clock period.
- (a) One operation may slow entire circuit
- (b) Overall execution time will be large
- 2.Decide the clock period & design the data path accordingly.

- (a) Put a constraint on design.
- (b) Slow operations are converted into multi-cycle operations
- (c) Clock period is decided by fastest operation.

### RTL Modelling in Verilog

- Combinational logic
  - -Use data flow statements

Eg: assign s = a+b;

- Use of always block for sequential statement
  - -always@(posedge clock)begin

 $RA \le RB + RC$ 

End

-Blocking as well as non blocking statements are permissible.

Ans 8: Stages involved in VLSI design flow are:

#### VLSI-IC Design Flow / ASIC Flow / RTL to GDS Flow



The design flow starts with a given set of specifications or requirements that the chip must possess that is in terms of functionality, means what logic/function it must perform, how much area it may consume, with what clock frequency it must operate etc.

Now as per the given specifications, architecture of the chip is designed in the form of block diagram that is, what different blocks it must contain like, ALU, memory unit etc. & its interconnections. The cost of the chip is also estimated at this stage & if everything is fine, it is proceeded to the RTL design.

Now RTL code is written using HDL(Hardware Description Language) eg. VHDL(Verilog). RTL is the

Register-transfer-level which includes the interconnections of the combinational elements like logic gates & the sequential elements like registers as per the functionality.

Now, next step is the functional verification i.e. to verify & check the RTL code whether it satisfies the functionality & the given specifications. If there are any errors, the code is modified & iterations are made until the specifications are satisfied.

The next step is logic synthesis. In this stage, the tool converts the RTL behavioural model code into the structural verilog code which is a gate level netlist. Inputs required for the logic synthesis are RTL code, library files & SDC constraints file.

The logic synthesis happens in 3 stages: translate, mapping & optimize. Translate means the tool converts the high level RTL ckt. Into is corresponding logic gates.

The tool does optimization in terms of power, area, timing. The Design for Test(DFT insertion) is also done by the DFT team.

Now, the gate level simulation i.e. logic verification & testing is done to check whether it performs the required logic & iterations are made until there are no errors.

In physical design, the gate level netlist is converted to the GDS format. GDS is Graphical Data Stream, it is nothing but a transistor level layout format i.e. the physical representation of a design which can be manufactured.

Now, the obtained GDS layout file is sent for verification & signoff where different checks are performed like design rule check, electrical rule check, timing analysis, power analysis etc.

The GDS file after verification is sent to the foundry. In foundry, the mask is generated for the design layout & chip is fabricated and packaged to protect from external damages.

Thank You